# Triton on AMD GPUs



Lei Zhang Lixun Zhang AMD Triton Team

## Agenda

- Features and status
- Selected optimizations

#### Features and status

AMD backend officially supported since Triton 3.0!

## Functionality features

- Various AMD GPU matrix core intrinsics
- Data types: fp32, fp16, bf16, fp8, int8
- Various passes for performant matmul and attention
- Tools: proton support via roctracer
- Slimmer dependencies for releases
  - Device libraries only needs ockl and ocml
  - Reusing torch HIP runtime
- AMD Instinct GPUs and Radeon GPUs



# Performance features for MI300

- Compute: selecting intrinsic variants; fast exp math for attention; ...
- Memory access:
  - Global load into matrix core layout\*
  - Using buffer intrinsics\*
- Cache controls: chiplet-friendly PID mapping; cache modifiers...
- Software pipelining: Common pipeliner infrastructure; ...
  - More advanced scheme\*; ...
- Instruction scheduling:
  - LLVM sched\_group\_barrier for better ILP\*

<sup>\*</sup> Work in progress

## Matmul performance

|      | M    | N    | K        | TFLOP/s |
|------|------|------|----------|---------|
| fp16 | 4096 | 4096 | 4096 522 |         |
| fp16 | 4096 | 4096 | 4160     | 551     |
| fp16 | 4864 | 4096 | 4160     | 588     |
| fp16 | 4864 | 8192 | 4160     | 600     |
| fp8  | 4096 | 4096 | 8192     | 1024    |
| fp8  | 4864 | 4096 | 8192     | 1111    |
| fp8  | 4864 | 4096 | 8320     | 1139    |
| fp8  | 4864 | 8192 | 16512    | 1216    |

- ROCm/triton perf kernel
- A: row-major
- B: col-major

## Attention performance

| L/N_CTX | TFLOP/s |  |
|---------|---------|--|
| 1024    | 322     |  |
| 2048    | 389     |  |
| 4096    | 480     |  |
| 8192    | 492     |  |
| 16384   | 518     |  |

- ROCm/triton perf kernel
- V: [B, H, D, L]
- B=4
- H=48
- D=128

## Selected Optimizations

Zooming in on a few optimizations towards MI300:

- \* Chiplet-friendly PID mapping for L2 locality
- \* Instruction scheduling for global memory and L1
- \* Stream-K triton GEMM kernel

## Memory disaggregation

#### MI200 - Monolithic



Aggregated Memory
No L2 Cache NUMA
No HBM NUMA



**HBM Stack NUMA** 

= Compute

= Network

### Disaggregated L2 loads more tiles with default scheduling



## Swizzling to adapt to disaggregated L2 scheduling



- pid\_per\_xcd = grid // NUM\_XCD
- Swizzles the program IDs such that each XCD gets pid\_per\_xcd worth of contiguous workgroups
- Can gain up to 10% perf

## Instruction scheduling: default status

```
amdgcn
                         ttgir
8 %63:5 = scf.for %arg10 = %c0_i32 to %62 step %c1_i32
                                                                   5 .LBB0 5:
 iter_args(%arg11 = %cst_1, %arg12 = %42,
                                                                          8 x global load dwordx4
            %arg13 = %53, %arg14 = %60, %arg15 = %61)
   %89 = arith.addi %arg10, %c1_i32 : i32
                                                                            s barrier
   %90 = arith.cmpi slt, %89, %62 : i32
   %91 = tt.load %arg14
                                                                            24 x ds read b128
   %92 = tt.load %arg15
                                                                            66 x v mfma f32 16x16x16 f16
   %93 = triton_gpu.local_load %57
   %94 = triton gpu.local load %59
                                                                            s barrier
   %95 = tt.dot %93, %94, %arg11
   %96 = tt.addptr %arg14, %cst
                                                                            8 x ds write b128 v209
   %97 = tt.addptr %arg15, %cst 0
                                                                            62 x v mfma f32 16x16x16 f16
   triton_gpu.local_store %91, %57
   triton_gpu.local_store %92, %59
                                                                            s cbranch scc1 .LBB0 5
   scf.vield %95, %arg12, %arg13, %96, %97
                                                                  20 .LBB0 7:
```

Issuing all global\_load\_dwordx4 at once is not optimal:

- Memory latency hidden behind compute
- Exposed instruction issue latency—memory system congested leading to longer issue latency (100+ cycles)

## Instruction scheduling: problems and solution

Even worse when K=4096/8192 and BLOCK\_K=64

- L1 has 4 sets, and global addresses are linearly mapped
- All global loads map to the same set causing hotspot
- Issue latency becomes even longer, 500+ cycles

Solution: do not issue all global loads at once

#### Old Schedule

#### New Schedule



### Instruction scheduling: analysis

```
%91 = tt.load %arg14
%92    tt.load %arg15
%93 = triton_gpu.local_load %57
%94 = triton_gpu.local_load %59
%95 = tt.dot %93, %94, %arg11
%91 = tt.load %arg14
%93 = triton_gpu.local_load %57
%94 = triton_gpu.local_load %59
%95 = tt.dot %93, %94, %arg11
```

- Schedule the second tt.load after ttg.local\_load
- Why not the first tt.load?
  - Keep the same order of tt.load as their uses, i.e. ttg.local\_store
- Why not both tt.load?
  - Backend will push tt.load to the end of mfma; too close to ttg.local\_store
  - Collaborating with AMDGPU backend for better low-level instruction scheduling

| Speedup | New | Old | K    | N    | М    |
|---------|-----|-----|------|------|------|
| 18%     | 522 | 442 | 4096 | 4096 | 4096 |
| 22%     | 578 | 472 | 4096 | 4096 | 4864 |
| 5%      | 551 | 525 | 4160 | 4096 | 4096 |
| 2%      | 588 | 578 | 4160 | 4096 | 4864 |
| 21%     | 562 | 464 | 8192 | 8192 | 8192 |

| 4 x global_load_dwordx4                                                      |
|------------------------------------------------------------------------------|
| s_barrier                                                                    |
| 24 x ds_read_b128<br>98 x v_mfma_f32_16x16x16_f16<br>4 x global_load_dwordx4 |
| s_barrier                                                                    |
| 8 x ds_write_b128 v209                                                       |
| 30 x v_mfma_f32_16x16x16_f16                                                 |

### Stream-K: balanced work decomposition



- Single kernel implementation
- Two tiles approach to reduce synchronization
- Spinning locks to replace atomic\_add

## Stream-K: performance



# Thank you!

